Computation reordering: A novel transformation for low power DSP synthesis

Επιστημονική δημοσίευση - Άρθρο Περιοδικού uoadl:3037978 14 Αναγνώσεις

Μονάδα:
Ερευνητικό υλικό ΕΚΠΑ
Τίτλος:
Computation reordering: A novel transformation for low power DSP synthesis
Γλώσσες Τεκμηρίου:
Αγγλικά
Περίληψη:
A novel architectural transformation for low power synthesis of inner product computational structures is presented. The proposed transformation reorders the sequence of evaluation of the multiply-accumulate operations that form the inner products. Information related to both coefficients, which are statically determined, and data, which are dynamic, is used to drive the reordering of computation. The reordering of computation reduces the switching activity at the inputs of the computational units but inside them as well leading to power consumption reduction. Different classes of algorithms requiring inner product computation are identified and the problem of computation reordering is formulated for each of them. The target architecture to which the proposed transformation applies is based on a power optimal memory organization and is described in detail. Experimental results for several DSP algorithms show that the proposed transformation leads to significant savings in net switching activity and thus in power consumption.
Έτος δημοσίευσης:
1999
Συγγραφείς:
Masselos, K.
Merakos, P.
Stouraitis, T.
Goutis, C.E.
Περιοδικό:
VLSI Design
Εκδότης:
Gordon & Breach Science Publ Inc, Newark
Τόμος:
10
Αριθμός / τεύχος:
2
Σελίδες:
177-202
Λέξεις-κλειδιά:
Algorithms; Electric network synthesis, Computation reordering, Digital signal processing
Επίσημο URL (Εκδότης):
DOI:
10.1155/1999/16415
Το ψηφιακό υλικό του τεκμηρίου δεν είναι διαθέσιμο.